IEEE CSC & ESAS SUPERCONDUCTIVITY NEWS FORUM (global edition), May 2022.

## **Recent Progress in Adiabatic Quantum-Flux-Parametron Logic**

Naoki Takeuchi<sup>1,2</sup>, Christopher L. Ayala<sup>2</sup>, Olivia Chen<sup>3</sup>, Nobuyuki Yoshikawa<sup>2</sup>

<sup>1</sup>National Institute of Advanced Industrial Science and Technology (AIST), Japan

<sup>2</sup>Yokohama National University, Japan

<sup>3</sup>Tokyo City University, Japan

## Email: takeuchi-naoki-kx@ynu.ac.jp

Abstract— Adiabatic quantum-flux-parametron (AQFP) logic [1] is an ultra-low-power superconductor logic family based on the quantum flux parametron [2]. AQFP logic gates can operate with switching energy much less than the Josephson energy due to adiabatic switching [3,4], in which the potential energy shape changes from a single well to a double well gradually so that the logic state can switch adiabatically. We have investigated the energy efficiency of AQFP logic and demonstrated an AQFP circuit operating with an energy dissipation of 1.4 zJ per junction [5], which is only 24 times thermal energy at 4.2 K. Furthermore, we have established design methodology for AQFP logic, such as cell libraries and clocking schemes, and developed various AQFP digital circuits towards energy-efficient computing systems. In the present study, we report recent progress in AQFP logic. First, we briefly explain the operating principle of the AQFP. Then, we report on an AQFP microprocessor called Monolithic Adiabatic iNtegration Architecture (MANA) [6]. We have recently fabricated a 4-bit MANA chip, which includes as many as 21,460 Josephson junctions, and succeeded in demonstrating test programs with the chip. Moreover, we show several other systems that exploit the physical features of the AQFP, such as reversible computers [7], single-photon image sensors [8], and quantum applications. These systems indicate the feasibility of the wide application of AQFP logic in information and communications technology. Finally, we present future outlook on AQFP logic. The present study was supported by JSPS KAKENHI (Grants No. JP18H01493, No. JP18H05245, No. JP19H05614, and No. JP19H05615) and was partly based on results obtained from a project, JPNP16007, commissioned by the New Energy and Industrial Technology Development Organization (NEDO), Japan. The circuits were fabricated in the Clean Room for Analog-digital superconductiVITY (CRAVITY) at the National Institute of Advanced Industrial Science and Technology (AIST).

- [1] N. Takeuchi et al., Supercond. Sci. Technol. 26, 035010 (2013).
- [2] M. Hosoya et al., IEEE Trans. Appl. Supercond. 1, 77 (1991).

[3] R. W. Keyes and R. Landauer, IBM J. Res. Dev. 14, 152 (1970).

- [4] J. G. Koller and W. C. Athas, in Workshop on Physics and Computation (IEEE, 1992), pp. 267-270.
- [5] N. Takeuchi et al., Appl. Phys. Lett. 114, 042602 (2019).
- [6] C. L. Ayala et al., IEEE J. Solid-State Circuits 56, 1152 (2021).
- [7] T. Yamae et al., Supercond. Sci. Technol. 32, 035005 (2019).
- [8] N. Takeuchi et al., Opt. Express 28, 15824 (2020).

## *Keywords (Index Terms)* — Digital, superconducting, electronics, adiabatic, low-power, quantum flux parametron, QFP.

IEEE-CSC & ESAS SUPERCONDUCTIVITY NEWS FORUM (global edition), May 2022. Invited presentation ED5-1-INV given at the virtual ISS 2021, December 2, 2021.