# Superconductor Electronics and the International Roadmap for Devices and Systems

D. Scott Holmes Booz Allen Hamilton College Park, Maryland, USA scott.holmes@alum.mit.edu

Abstract—The International Roadmap for Devices and Systems (IRDS) recently succeeded the International Technology Roadmap for Semiconductors (ITRS). The roadmap driver changed from scaling physical dimensions to application requirements and now includes a broader range of nonsemiconductor technologies, such as superconductor electronics (SCE). We review current applications for SCE, ranging from development activities to small-scale commercial products. Computational accelerators within data centers and other future applications will require significant improvements in circuit density, complexity, functional capability, memory capacity, and data rates in and out of the cryogenic environment. As a first step, we propose to develop an application-driven roadmap for superconducting digital computing that will include key decisions to be made by the superconductor electronics community.

Keywords—superconductor electronics; SCE; SFQ; roadmap; ITRS; IRDS

#### I. INTRODUCTION

The International Technology Roadmap for Semiconductors (ITRS) [1] projected technology requirements and potential solutions for semiconductors from 2001 to 2014. The ITRS used transistor feature sizes, density, clock rate, and other metrics to roadmap the future of integrated circuits. In 2015, the ITRS committee presented a new roadmap, called ITRS 2.0, for key systems that contain integrated circuits and drive process, design, and integration technologies [2]. Subsequent partnering of ITRS 2.0 with the IEEE Rebooting Computing (IEEE RC) Initiative resulted in the International Roadmap for Devices and Systems (IRDS) [3].

The IRDS mission is to "Identify the roadmap of electronic industry from devices to systems and from systems to devices", which represents a broadening of the scope. "Beyond CMOS" is one of the focus topics and includes technologies other than Complementary Metal-Oxide Semiconductor (CMOS) electronics such as memristors, spintronics, straintronics, and superconductor electronics.

Superconductor electronic circuits can be analog, digital, quantum, or hybrid [4]. Superconducting digital logic is based on the single flux quantum (SFQ) and includes logic families such as RSFQ [5], RQL [6], EFSFQ [7], eSFQ [8], AQFP [9], and phase mode logic [10]. Past SCE roadmapping efforts [11]–[20] provide a base for future efforts. As participants in the Beyond CMOS committee, the authors introduced

Erik P. DeBenedictis Center for Computing Research Sandia National Laboratories Albuquerque, New Mexico, USA

superconductor electronics to the IRDS and lead the first IRDS roadmap section for the area.

# II. APPLICATIONS AND DRIVERS FOR SUPERCONDUCTOR ELECTRONICS

Among application areas relevant to superconductor electronics in Table I, research and development (R&D) is expected to be significant to dominant for the near term by measures such as chip area or money spent. This is different from semiconductor electronics, which is dominated by commercial applications. Current R&D drivers include quantum information processing, sensor and detector arrays, and superconducting computing.

| Application                          | Drivers                                                                                  | Metrics                                                                                                              |
|--------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Research & development               | Quantum information<br>processing, advanced<br>sensors, computing,<br>government funding | Foundries, process design<br>kits, process capability,<br>layer count, feature sizes,<br>yield                       |
| Metrology                            | Voltage standard                                                                         | Accuracy, precision,<br>voltage range, frequency<br>range (for ac)                                                   |
| RF signal<br>processing<br>& control | RF processor                                                                             | Clock rate, signal-to-noise ratio, bandwidth                                                                         |
| Data pre-<br>processing              | DSP: digital signal<br>processor                                                         | Clock rate, throughput,<br>bits, circuit density                                                                     |
| Network<br>routing                   | SOC-NW: system-on-<br>chip, networking                                                   | throughput                                                                                                           |
| High<br>performance<br>computing     | MPU-HP:<br>microprocessor unit,<br>high performance                                      | Floating point<br>computation, memory<br>performance, data rate,<br>chip area, physical volume,<br>energy efficiency |
| Data center                          | Microserver                                                                              | Integer computation,<br>memory performance, data<br>rate, chip area, physical<br>volume, energy efficiency           |

 TABLE I.
 SCE APPLICATIONS AND DRIVERS

Commercial applications currently include Josephson voltage standards [19], digital-RF receivers, and quantum annealing coprocessors for computing [4]. Cryogenic sensor arrays for astronomy and other applications are growing to the point that multiplexing and signal processing is needed close to the sensors. Quantum computing approaches that require cryogenic temperatures are likely to need RF signal processing

Holmes is supported by the Office of the Director of National Intelligence (ODNI), Intelligence Advanced Research Projects Activity (IARPA). DeBenedictis is supported by Sandia National Laboratories.

and control as well as digital computation within the cryogenic space. Microprocessor units and memories are currently under development, but not yet available as commercial products. Further in the future are large-scale computing applications that require many parallel processors for high performance computing or data centers [21].

The application and driver examples included here are preliminary and require further development.

## III. BENCHMARKING AND METRICS

Beyond-CMOS electronics must consider new devices, circuits, and architectures. Determining which emerging or novel technologies are most promising and thus most deserving of development effort can be difficult, especially for significantly non-conventional technologies. Needed are fair metrics and figures of merit for comparison.

#### A. Devices and Circuits

Recent efforts to benchmark a variety of beyond-CMOS technologies include [22]–[24]. Nikonov and Young [22] included in traditional energy-delay comparisons some state variables other than voltage (e.g., magnetization, polarization, spin current, orbital state) and extended comparisons from switching devices alone to logic circuits as large as an arithmetic logic unit (ALU). Still, the existing benchmarks and metrics are limited as computing also requires interconnects and memories, not just logic circuits, and did not consider superconducting electronics. One reason for the omission is that superconductive technologies have very different characteristics that make meaningful comparisons difficult at the level of devices or subcircuits.

As an example for how to add superconductor electronics to existing comparisons, consider switching energy versus delay for a 32-bit ALU. Nikonov and Young's projected data for ALUs using beyond-CMOS devices fabricated at the 10 nm scale is in Table 7 of their supplemental material [22].

Dorojevets, et al. [25] give in their Table I data for a simulated ALU using reciprocal quantum logic (RQL), a type of superconductor logic. The equivalent performance figures are 205 aJ/op (32 bit) and 402 ps delay for operation at 4.2 K with critical current density  $J_c = 100 \ \mu A/\mu m^2$ , device current  $I_c = 38 \ \mu A$ , and 16.3 GHz clock rate. For direct comparison at 300 K, the energy dissipated at 4.2 K must be multiplied by a factor to account for refrigeration. Cryogenic refrigeration system efficiency varies depending on refrigeration capacity and design, so a range was used from 10,000 to 400 (W @ 300 K)/(W @ 4.2 K) [21]. The result is shown in Fig. 1.

Some applications <u>require</u> the electronics to operate at cryogenic temperatures. Examples include some digital-RF receivers, focal plane arrays for astronomy, quantum computing, and magnetic resonance imaging (MRI). For operation at 4.2 K, the RQL point in Fig. 1 would drop by a factor of 1,000 while the other points would stay about the same. In this case RQL has a clear advantage over the other technologies considered.

A generalized methodology for comparing superconductor electronics with other technologies will require several

developments. To avoid the effort of full-circuit simulations performed in [25], models must be developed for circuit area, delay, and energy for a variety of superconductor technologies. Interconnect delay and energy models are needed for both Josephson transmission lines (JTL) and passive transmission lines (PTL). Clocking delay must be included for logic families such as RSFQ that require clocking of each gate. Standard refrigeration multipliers and ranges are required as a function of operating temperature.



Fig. 1. Switching energy at 300 K versus delay for 32 bit ALUs. Added to [22], Fig. 6, is an RQL superconducting ALU with whiskers showing a range for refrigeration cost from 10,000 to 400 W/W (300 K/4 K) and a symbol at 1,000 W/W. Dashed lines show constant energy-delay products.

# B. Systems and Applications

Pan and Naeemi [24] make the case that some beyond-CMOS devices offer fundamentally different or unique characteristics best suited to novel circuit implementations not well evaluated by traditional metrics and benchmarks. IRDS will need methods for including energies and delays of key system components to more accurately predict the performance of complete digital computing systems based on emerging technologies. We expect superconducting digital computing to address this need through figures of merit including both computation and communication (data movement).

## IV. TECHNOLOGY ROADMAPS

A technology roadmap is worthwhile when the benefits from coordination and collaboration exceed the effort required. Superconducting digital computing is one application area that could benefit from a technology roadmap as multiple organizations will be required to make useful products. For example, foundries capable of producing complex circuits are too expensive for most organizations to support.

Each IRDS team will assess present status and future evolution of the ecosystem in its specific area and produce a 15 year roadmap. Initial roadmaps are being developed for presentation in late 2017. Given the current state of the technology, the initial roadmaps for SCE are expected to be far less detailed than those for CMOS.

### A. SCE Technology Roadmap

IRDS roadmaps will include current, near-term (next 7 years), and long-term (following 8 years) coverage with projections for odd years. Technology areas in the SCE roadmap might include: foundry and fabrication processes, packaging and integration, and design tools.

Foundry and fabrication is a key technology area for SCE and faces some challenging decisions. Foremost is identification of suitable foundries. Of the two foundries currently capable of producing complex superconductor circuits (> 100,000 Josephson junctions), MIT Lincoln Laboratory is not allowed to produce commercial products and the D-Wave Systems foundry has limited access. Needed is at least one foundry that can handle the materials specific to SCE and produce commercial products with sufficient yield. Multiproject wafer (MPW) service seems desirable, but will require well-characterized processes and more complete process design kits (PDKs) than currently available. New materials, processes, and devices will need to be added. How these will be developed and incorporated into the foundries is an open question. The achievable rate of progress must be considered.

The packaging and integration area might include parameters such as chip sizes, contact count and layout, and memory interface specification.

## B. Scaling Models

Models are needed to predict achievable metrics such as circuit density, complexity, or efficiency from parameters in the technology roadmap. The effort can start from previous work such as [9], [26]–[27], but will need to be extended considerably.

#### V. CONCLUSIONS

Participation in the IRDS process gives the SCE community a seat at the table and a framework for creating and maintaining technology roadmaps for our benefit. Anyone interested in participating should contact the authors or the IRDS.

#### REFERENCES

- International Technology Roadmap for Semiconductors (ITRS), http://www.itrs2.net/
- [2] J. Carballo, W. J. Chan, P. A. Gargini, A. B. Kahng, and S. Nath, "ITRS 2.0: Toward a re-framing of the Semiconductor Technology Roadmap," 2014 IEEE 32nd International Conference on Computer Design (ICCD), pp. 139–146, 2014.
- [3] International Roadmap for Devices and Systems (IRDS), http://irds.ieee.org/
- [4] D. S. Holmes, A. M. Kadin, and M. W. Johnson, "Superconducting Computing in Large-Scale Hybrid Systems," *Computer*, vol. 48, no. 12, pp. 34–42, Dec. 2015.
- [5] K. K. Likharev and V. K. Semenov, "RSFQ logic/memory family: a new Josephson-junction technology for sub-terahertz-clock-frequency digital systems," *IEEE Trans. Appl. Supercond.*, vol. 1, no. 1, pp. 3–28, Mar. 1991.
- [6] Q. P. Herr, A. Y. Herr, O. T. Oberg, and A. G. Ioannidis, "Ultra-low-power superconductor logic," *J. Appl. Phys.*, vol. 109, no. 2011, pp. 1–8, 2011.

- [7] D. E. Kirichenko, S. Sarwana, and a. F. Kirichenko, "Zero Static Power Dissipation Biasing of RSFQ Circuits," *IEEE Trans. Appl. Supercond.*, vol. 21, no. 3, pp. 776–779, Jun. 2011.
- [8] M. H. Volkmann, A. Sahu, C. J. Fourie, and O. A. Mukhanov, "Experimental Investigation of Energy-Efficient Digital Circuits Based on eSFQ Logic," *IEEE Trans. Appl. Supercond.*, vol. 23, no. 3, pp. 1301505–1301505, Jun. 2013.
- [9] N. Takeuchi, Y. Yamanashi, and N. Yoshikawa, "Energy efficiency of adiabatic superconductor logic," *Superconductor Science and Technology*, vol. 28, no. 1, p. 015003, 2015.
- [10] D. Carmean, A. Braun, A. Y. Herr, and Q. P. Herr, "Phase-mode based superconducting logic," US patent 9543959, Jan. 2017.
- [11] K. K. Likharev, "Ultrafast superconductor digital electronics: RSFQ technology roadmap," *Czechoslovak Journal of Physics*, vol. 46, no. 86, pp. 3331–3338, Jun. 1996.
- [12] J. M. Rowell, "Recommended directions of research and development in superconducting electronics," *IEEE Trans. Appl. Supercond.*, vol. 9, no. 2, pp. 2837–2848, Jun. 1999.
- [13] L. A. Abelson, Q. P. Herr, G. L. Kerber, M. Leung, and T. S. Tighe, "Manufacturability of superconductor electronics for a petaflops-scale computer," *IEEE Trans. Appl. Supercond.*, vol. 9, no. 2, pp. 3202–3207, 1999.
- [14] S. Tahara *et al.*, "Superconducting digital electronics," *IEEE Trans. Appl. Supercond.*, vol. 11, no. 1, pp. 463–468, Mar. 2001.
- [15] A. Silver *et al.*, "Development of superconductor electronics technology for high-end computing," *Supercond. Sci. Technol.*, vol. 16, no. 12, pp. 1368–1374, 2003.
- [16] H. J. M. ter Brake *et al.*, "SCENET roadmap for superconductor digital electronics," *Physica C: Superconductivity*, vol. 439, no. 1, pp. 1–41, Jun. 2006.
- [17] O. Tsukamoto, "Overview of superconductivity in Japan Strategy road map and R&D status," *Physica C: Superconductivity and its Applications*, vol. 468, no. 15–20, pp. 1101–1111, 2008.
- [18] S. Anders *et al.*, "European roadmap on superconductive electronics -Status and perspectives," *Physica C: Superconductivity and its Applications*, vol. 470, no. 23–24, pp. 2079–2126, 2010.
- [19] J. Kohlmann and R. Behr, "Development of Josephson voltage standards," Chapter 11 in: Superconductivity - Theory and Applications, Adir Moyses Luiz, Ed., 2011. DOI: 10.5772/17031
- [20] C. J. Fourie and M. H. Volkmann, "Status of Superconductor Electronic Circuit Design Software," v, vol. 23, no. 3, pp. 1300205–1300205, Jun. 2013.
- [21] D. S. Holmes, A. L. Ripple, and M. A. Manheimer, "Energy-Efficient Superconducting Computing—Power Budgets and Requirements," *IEEE Trans. Appl. Supercond.*, vol. 23, no. 3, pp. 1701610–1701610, 2013.
- [22] D. E. Nikonov and I. A. Young, "Benchmarking of Beyond-CMOS Exploratory Devices for Logic Integrated Circuits," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits*, vol. 1, pp. 3–11, Dec. 2015.
- [23] C. Pan and A. Naeemi, "Interconnect Design and Benchmarking for Charge-Based Beyond-CMOS Device Proposals," *IEEE Electron Device Letters*, vol. 37, no. 4, pp. 508–511, Apr. 2016.
- [24] C. Pan and A. Naeemi, "Non-Boolean Computing Benchmarking for beyond-CMOS Devices based on Cellular Neural Network," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits*, vol. 2, pp. 36–43, Dec. 2016.
- [25] M. Dorojevets, Z. Chen, C. L. Ayala, and A. K. Kasperek, "Towards 32bit Energy-Efficient Superconductor RQL Processors: The Cell-Level Design and Analysis of Key Processing and On-Chip Storage Units," *IEEE Trans. Appl. Supercond.*, vol. 25, no. 3, pp. 1–8, Jun. 2015.
- [26] D. S. Holmes, "Model-based fabrication technology roadmap for superconducting electronics," 2014 Applied Superconductivity Conference, unpublished.
- [27] S. K. Tolpygo, "Superconductor digital electronics: Scalability and energy efficiency issues," *Low Temp. Phys.*, vol. 42, no. 5, pp. 361–379, May 2016.