## A Robust and Tree-Free Hybrid Clocking Technique for RSFQ Circuits – CSR Application

Ramy N. Tadros and Peter A. Beerel

University of Southern California (USC) 3740 McClintock Ave, Los Angeles, CA 90089, USA

## E-mail: rtadros@usc.edu

*Abstract*— RSFQ technology promises to achieve the ultra-low power and high-speed computing needed for future exascale supercomputing systems. One of the biggest challenges impeding the application of this technology, however, is the ultra-high-speed clocking of large scale RSFQ circuits. The clocking complexity is aggravated by algorithmic loops and generic complex pipelines, whose presence is inevitable in large scale systems. This paper presents a new clocking technique, comprised of synchronized hybrid clock loops, whose frequency is intrinsically determined by the clock architecture. This tree-free scheme reduces the area, power, and complexities associated with traditional clock distribution networks. A SystemVerilog model of the architecture is built to quantify the benefits and prove the feasibility of the proposed scheme. As an example, for a 32-gates circular shift register (CSR), under a model of moderate local and global variations, our experimental results show up to 93% yield improvement at the same cycle time compared to zero-skew tree clocking.

## *Keywords (Index Terms)* — RSFQ Clocking, RSFQ timing, circular shift registers, hybrid clocking, clock distribution networks.

IEEE/CSC & ESAS SUPERCONDUCTIVITY NEWS FORUM (global edition), October 2017 (Preview 1). Received June 23, 2017; Selected July 17, 2017. Reference STP594; Category 4. Poster presentation Th-QUT-16 given at ISEC 2017.