## **Superconductor Electronic Logic Family Metrics and Comparisons**

D. Scott Holmes<sup>1</sup>, and George Tzimpragos<sup>2</sup>

<sup>1</sup> IRDS CEQIP <sup>2</sup>University of Michigan, USA

E-mail: d.scott.holmes@ieee.org

Abstract—Logic families are key to the future of digital superconductor electronics (SCE). Predicting the utility and cost of a given logic family for computing is challenging because logic families must satisfy various functional requirements, operational requirements, and technical requirements. However, common metrics such as throughput, power, area, and yield do not cover the full range of requirements. In this work, we first analyze the shortcomings of common figures of merit, and second, we establish a methodology and set of benchmarks tailored to SCE's target application domains. Lastly, we survey the most prominent superconductor logic families and perform both qualitative and quantitative analysis, where possible.

Keywords (Index Terms)—Digital superconductor electronics, logic families, metrics

IEEE-CSC, ESAS and CSSJ SUPERCONDUCTIVITY NEWS FORUM (global edition), Issue No. 54, October 2023. Invited presentation given at EUCAS 2023, September 3-7, 2023, Bologna, Italy