

## Japanese activities for superconducting circuits using flip-chip configurations

### Mutsuo Hidaka

## National Institute of Advanced Industrial Science and Technology (AIST)

The author would like to thank for Y. Hashimoto, H. Suzuki, K. Makise, M. Maruyama, H. Nakagawa and AIST colleagues for supplying useful data.

A part of this presentation is based on results obtained from a project commissioned by the New Energy and Industrial Technology Development Organization (NEDO) and JSPS-KAKENHI 18H05211.

### Introduction

- Extractions of high-speed performance from superconducting digital circuits to room temperature essentially require multi-chip module (MCM) using flip-chip configurations.
- Many efforts have been devoted to develop the superconducting MCM technologies for nearly 30 years in Japan.
- Recently, the flip-chip configurations enter the spotlight in superconducting quantum computing. Because it is required that qubits have to be separated from noise sources as far as possible, the flip-chip configurations are convenient to separate qubits from noisy peripheral components.
- This presentation will show Japanese activities regarding superconducting MCM using flip-chip-configurations.
  - Digital circuits
  - Quantum devices

## Kyocera-ETL 1993

### ETL-JC1 1991



ETL developed the first Josephson computer

To fully exploit high-speed characteristics of each chip I

Multi-chip-module





S. Takahashi, T. Kubo, K. Kawabata, R. Jikuhara, G. Kaji, M. Terasawa, H. Nakagawa, M. Aoyagi, I. Kurosawa, and S. Takada, Jpn. J. Appl. Phys., 1993, pp. L898-L900

2000

## Low-frequency test of flip-chip configurat

TRW

ETL=AIST



K. E. Yokoyama, G. Akerling, A. D. Smith, and M. Wire, IEEE Trans. Appl. Superconductivity, 1997, pp. 2631-2634. Block diagram of chip-to chip communication experiments



S. Polonsky, and D. Schneider, IEEE Trans. Appl. Superconductivity, 1997, pp. 2818-2821.





Demonstration of chip-to-chip propagation of SFQ pulses

Confirmed SFQ pulse chip-to-chip transfer based on MCM scheme at low frequency

Schematic and microphotograph of SFQ chip-to-chip circuit M. Maezawa, H. Yamamori, and A. Shoji, IEEE Trans, Appl. Superconductivity, 2000, pp. 1603-1605.



#### Error rate measurement

·Junction voltage was checked every 500 ms while circuit operated at 117 Gbps

- No error was detected for 8 hours
- $\rightarrow$  Error rate < 10<sup>-15</sup> at 117 Gbps

# SFQ 4×4 switch system demonstration











### **Ethernet switch demonstration**





Y. Hashimoto, S. Yorozu, and Y. Kameda, IEICE Trans. Electron., 2008, pp. 325-332 Y. Kameda, Y. Hashimoto, and S. Yorozu, IEICE Trans. Electron., 2008, pp. 333-341.

## **Optical input demonstration**

### ISTEC



### Flush-type ADC chip



### Advanced cryo-package module



Implementation at cryocooler system with UTC-PD



Demonstration of 40 Gbps optical waveform measurement system



H. Suzuki, M. Oikawa, K. Nishii, K. Ishihara, K. Fujiwara, M. Maruyama, and M. Hidaka, IEEE Trans. Appl. Superconductivity, 2011, pp. 671-676.

## Application of flip-chip to an analog dev

AIST Pulse driven Josephson junction array for AC voltage standard



74.00 kHz

-52.258 d

commercial signal

generator.

FFT spectrum for a sine wave generated with a

-40 -

1072 mount 3 Mil.



Josephson junction (JJ) array chip

Area of JJ array chip was significantly reduced by separating JJ array and high frequency I/Os on an interposer.





### Towards large scale quantum annealer

AIST

QUbit-chip/Interposer/Package-substrate (QUIP) 2.5D packaging



M. Maezawa, G. Fujii, M. Hidaka, K. Imafuku, K. Kikuchi, H. Koike, K. Makise, S. Nagasawa, H. Nakagawa, M. Ukibe, and S. Kawabata, J. Phys. Soc. Jpn., 2019, 061012.



K. Makise, M. Maezawa, M. Hidaka, H. Nakagawa, K. Kikuchi, and S. Kawabata, APS spring meeting, 2019.

## Summary

- ▶ Developments of superconducting MCM in Japan started at early 90's.
- High speed characteristics of SFQ circuits were effectively brought out from SFQ chips to room temperature by the MCMs and a few systems demonstrated their performances.
- AIST succeeded to make flip-chip superconducting connections at 15000 bumps. The MCM technologies become increasingly important for quantum computers.
- The MCM using flip-chip configurations is one of the key technologies to realize superconducting systems in future electrical field.